Skip to main navigation Skip to search Skip to main content

KLayout-PEX Documentation

Research output: Non-textual formSoftware

Abstract

In Electronic Design and Automation (EDA) for Integrated Circuits (ICs), a schematic presents an abstraction in comparison to the layout that will eventually be taped-out and fabricated by the semiconductor foundry.

While in the schematic, a connection between device terminals is seen as an equipotential, the stacked geometries in a specific layout introduce parasitic effects, which can be thought of additional resistors, capacitors (and inductors), not modeled by and missing in the original schematic.

To be able to simulate these effects, a parasitic extraction tool (PEX) is used, to extract a netlist from the layout, which represents the original schematic (created from the layout active and passive elements) augmented with the additional parasitic devices.

This project aims at an implementation of an open source PEX tool, well integrated with the open source VLSI layout tool KLayout.
Original languageEnglish
PublisherZenodo
Media of outputOnline
DOIs
Publication statusPublished - 04 Dec 2025

Fields of science

  • 202 Electrical Engineering, Electronics, Information Engineering
  • 102 Computer Sciences
  • 202028 Microelectronics
  • 202027 Mechatronics
  • 202018 Semiconductor electronics
  • 102005 Computer aided design (CAD)
  • 202037 Signal processing
  • 202023 Integrated circuits
  • 202006 Computer hardware

JKU Focus areas

  • Digital Transformation

Cite this