A DLL-Supported, Low Phase Noise Fractional-N PLL With a Wideband VCO and a Highly Linear Frequency Ramp Generator for FMCW Radars

Herman Jalli Ng, Alexander Fischer, Reinhard Feger, Rainer Stuhlberger, Linus Maurer, Andreas Stelzer

Research output: Contribution to journalArticlepeer-review

Abstract

This paper describes a frequency synthesizer for frequency-modulated continuous wave (FMCW) radars, operating in combination with a frequency multiplier, at 77 GHz. The fractional-N phase-locked loop (PLL)-based synthesizer is equipped with a wideband voltage-controlled oscillator, which is realized with CMOS transistors in a current-reuse technique, and a delay-locked loop (DLL). Utilized as a frequency multiplier for the reference signal, the DLL improves both the phase noise performance of the PLL and the linearity of the frequency sweep generated by the PLL. Two types of voltage-controlled delay lines used in the DLL are also introduced and compared in this paper. Both show a good performance in terms of phase noise and can be easily realized in a standard CMOS technology. The false-lock issue of the DLL is also discussed and a solution is proposed. Furthermore, a frequency multiplier is used to multiply the output frequency of the PLL by a multiplication factor of 18. This architecture enables an increase in the target resolution and an improvement in the accuracy of the measurements of FMCW radars.
Original languageEnglish
Article number6550904
Pages (from-to)3289-3302
Number of pages14
JournalIEEE Transactions on Circuits and Systems I: Regular papers
Volume60
Issue number12
DOIs
Publication statusPublished - Dec 2013

Fields of science

  • 202019 High frequency engineering
  • 202029 Microwave engineering
  • 202033 Radar technology

JKU Focus areas

  • Mechatronics and Information Processing

Cite this