Hardware Implementation of the SUMIS Detector using High-Level Synthesis

Activity: Talk or presentationContributed talkunknown

Description

Abstract—In this paper we investigate the hardware implementation of the subspace marginalization with interference suppression (SUMIS) detector using high-level synthesis (HLS). SUMIS is a promising detection approach for multiple-input multiple-output (MIMO) systems, due to its fixed computational complexity and well-defined tradeoff between complexity and performance. Based on a SystemC implementation, the Xilinx Vivado HLS tool is used to implement the SUMIS algorithm on a Virtex-7 field programmable gate array (FPGA). By defining different macro- and micro-architectures we propose three hardware designs of the SUMIS algorithm and compare them in terms of area, speed, and energy (design space exploration (DSE)). Our investigations reveal that hardware design using HLS is a viable approach for rapid prototyping and DSE.
Period27 May 2015
Event titleIEEE International Symposium on Circuits and Systems (ISCAS)
Event typeConference
LocationPortugalShow on map

Fields of science

  • 202037 Signal processing
  • 202 Electrical Engineering, Electronics, Information Engineering
  • 202030 Communication engineering

JKU Focus areas

  • Mechatronics and Information Processing